<dec f='src/src/sys/external/bsd/drm2/dist/drm/i915/i915_reg.h' l='1531'/>
<doc f='src/src/sys/external/bsd/drm2/dist/drm/i915/i915_reg.h' l='1521'>/*
 * MCHBAR mirror.
 *
 * This mirrors the MCHBAR MMIO space whose location is determined by
 * device 0 function 0&apos;s pci config register 0x44 or 0x48 and matches it in
 * every way.  It is not accessible from the CP register read instructions.
 *
 * Starting from Haswell, you can&apos;t write registers using the MCHBAR mirror,
 * just read.
 */</doc>
<use f='src/src/sys/external/bsd/drm2/dist/drm/i915/intel_uncore.c' l='1030' u='c'/>
<use f='src/src/sys/external/bsd/drm2/dist/drm/i915/intel_uncore.c' l='1032' u='c'/>
<use f='src/src/sys/external/bsd/drm2/dist/drm/i915/intel_uncore.c' l='1034' u='c'/>
<use f='src/src/sys/external/bsd/drm2/dist/drm/i915/intel_uncore.c' l='1039' u='c'/>
<use f='src/src/sys/external/bsd/drm2/dist/drm/i915/intel_uncore.c' l='1041' u='c'/>
<use f='src/src/sys/external/bsd/drm2/dist/drm/i915/intel_uncore.c' l='1043' u='c'/>
